# Lecture06Quiz

Due Oct 15 at 11:55pmPoints 8Questions 8Available Oct 8 at 9:55am - Oct 15 at 11:59pmTime Limit 11 Minutes

This quiz was locked Oct 15 at 11:59pm.

# **Attempt History**

|        | Attempt   | Time      | Score      |
|--------|-----------|-----------|------------|
| LATEST | Attempt 1 | 9 minutes | 8 out of 8 |

(!) Correct answers are hidden.

Score for this quiz: **8** out of 8 Submitted Oct 15 at 10:15pm This attempt took 9 minutes.

| Question 1                                                                                | 1 / 1 pts |
|-------------------------------------------------------------------------------------------|-----------|
| In the synthesis demonstration of the multiply accumulate lessons/scenarios were covered: | what      |
| ✓ The initial synthesis was with a 2ns clock                                              |           |
| The area only increased slightly when the clock period was re                             | educed to |
| The area increased substantially when the clock period was r                              | educed to |

| ☐ Eric seemlessly showed us -help for set_clock_uncertainty                |
|----------------------------------------------------------------------------|
| Eric stumbled a bit, but eventually showed -help for set_clock_uncertainty |
| after setting a clock skew one simply had to re-compile to fix hold times  |
| after setting a clock skew a re-compile did not fix hold times             |
| setting a clock uncertainty made the design larger.                        |
| setting the clock uncertainty did not change the size                      |
| setting the clock uncertainty made the design smaller                      |
| the number of combinational cells was initially 6                          |
| ☐ the number of combinational cells was initially 425                      |

Question 2 1 / 1 pts

You are a unit owner on a design team and trying to come up with your initial synthesis constraints. A batch of your outputs go to the DMA unit. You speak to the unit designer of the DMA unit and they tell you all those inputs (your outputs are their inputs) go straight into flops. This will make your job easier , because almost all the clock period is available for your logic and coming up with your output delay constraint is simple...it is just setup time of flops from your library .

### Answer 1:

easier

### Answer 2:

2 of 7 12/20/2023, 3:32 PM

| alm   | ost all the clock period is available for your logic |
|-------|------------------------------------------------------|
| Answe | r 3:                                                 |
| sim   | pleit is just setup time of flops from your library  |

# Question 3 Small area and low power often go together. true Fast speed and low area often do not go together. true Power consumption in CMOS mainly comes from. charging and discharging capacitance Answer 1: true Answer 2: true Answer 3: charging and discharging capacitance

Question 4 1 / 1 pts

| Point                             | Incr  | Path   |
|-----------------------------------|-------|--------|
| clock clk (rise edge)             | 0.00  | 0.00   |
| clock network delay (ideal)       | 0.00  | 0.00   |
| DAC_reg[0]/CP (FD2LQM3P)          | 0.00  | 0.00 r |
| DAC reg[0]/Q (FD2LQM3P)           | 0.25  | 0.25 r |
| U59/Z (AND3M1P)                   | 0.10  | 0.35 r |
| U55/Z (ND4M2P)                    | 0.13  | 0.48 f |
| U56/Z (NR3M6P)                    | 0.21  | 0.69 r |
| DAC full (out)                    | 0.00  | 0.69 r |
| data arrival time                 |       | 0.69   |
| clock clk (rise edge)             | 20.00 | 20.00  |
| clock network delay (ideal)       | 0.00  | 20.00  |
| output external delay             | -5.00 | 15.00  |
| data required time                |       | 15.00  |
| data required time                |       | 15.00  |
| data arrival time + slack is a go |       | -0.69  |
| slack (MET)                       | iiig  | 14.31  |

This timing report is for max delay

The clk2q delay of the flop in this path is: 0.25ns

The approx delay of a 3-input NOR gate in this library is: 0.21ns

The clock period used to constrain this synthesis run was: 20ns

### Answer 1:

max delay

### Answer 2:

0.25ns

### **Answer 3:**

0.21ns

### Answer 4:

20ns

## Question 5 1 / 1 pts

For small to medium size designs like we do in this class the best compile methodology/strategy is top down compile . For really large designs you might use a bottom up compile strategy, but the biggest pain with this is developing constraints for each lower level unit

### Answer 1:

top down compile

### Answer 2:

bottom up compile

### **Answer 3:**

developing constraints for each lower level unit

Question 6 1 / 1 pts

For the design shown below, what would be the output for the design\_compiler statement:

remove\_from\_collection [all\_inputs] [find port clk]



(diff, A\_gt\_B, A\_lt\_B, A\_eq\_B)

5 of 7 12/20/2023, 3:32 PM

| Lecture06Quiz: ECE551: Digital System Design and Synthesis (001) FA23 |
|-----------------------------------------------------------------------|
|-----------------------------------------------------------------------|

| No meaningful output, that is not a valid design compiler command |
|-------------------------------------------------------------------|
|                                                                   |
| ○ {A,B,compare,clk}                                               |
| O {}                                                              |
|                                                                   |

| Question 7                                                                        | 1 / 1 pts    |
|-----------------------------------------------------------------------------------|--------------|
| Which of the following factors contribute to clock skew:                          |              |
| On die variation in dielectric thicknesses                                        |              |
| Incomplete knowledge about how many flops are on each br                          | ranch of the |
| on die variation in junction doping densities                                     |              |
| on die variations of junction temperature (some parts of chip hotter than others) | will be      |

| Question 8                                                            | 1 / 1 pts              |
|-----------------------------------------------------------------------|------------------------|
| Synopsys gets an estimate of power consumption the following formula: | n of your design using |
| O P = I * V                                                           |                        |
| O P = I^2 * R                                                         |                        |

| P = C*\   | V^2*f |  |  |  |
|-----------|-------|--|--|--|
| O P = m*0 | c^2   |  |  |  |

Quiz Score: 8 out of 8